0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
M-8870-01

M-8870-01

  • 厂商:

    CLARE

  • 封装:

  • 描述:

    M-8870-01 - DTMF Receiver - Clare, Inc.

  • 数据手册
  • 价格&库存
M-8870-01 数据手册
M-8870 DTMF Receiver Features • • • • • • • Low Power Consumption Adjustable Acquisition and Release Times Central Office Quality and Performance Power-down and Inhibit Modes (-02 only) Inexpensive 3.58 MHz Time Base Single 5 Volt Power Supply Dial Tone Suppression Description The M-8870 is a full DTMF Receiver that integrates both bandsplit filter and decoder functions into a single 18-pin DIP or SOIC package. Manufactured using CMOS process technology, the M-8870 offers low power consumption (35 mW max) and precise data handling. Its filter section uses switched capacitor technology for both the high and low group filters and for dial tone rejection. Its decoder uses digital counting techniques to detect and decode all 16 DTMF tone pairs into a 4-bit code. External component count is minimized by provision of an on-chip differential input amplifier, clock generator, and latched tri-state interface bus. Minimal external components required include a low-cost 3.579545 MHz color burst crystal, a timing resistor, and a timing capacitor. The M-8870-02 provides a “power-down” option which, when enabled, drops consumption to less than 0.5 mW. The M-8870-02 can also inhibit the decoding of fourth column digits (see Tone Decoding table on page 5). Ordering Information Part # M-8870-01 M-8870-01SM M-8870-01SMTR M-8870-02 M-8870-02SM M-8870-02T Block Diagram Description 18-pin plastic DIP 18-pin plastic SOIC 18-pin plastic SOIC, tape and reel 18-pin plastic DIP, power-down, option 18-pin plastic SOIC, power-down, option 18-pin plastic SOIC, power-down option, tape and reel Applications • • • • • Telephone switch equipment Remote data entry Paging systems Personal computers Credit card systems Pin Configuration DS-M8870-R3 www.clare.com 1 M-8870 Absolute Maximum Ratings Parameter Power supply voltage (VDD - VSS) Voltage on any pin Current on any pin Operating temperature Storage temperature Symbol VDD VDC IDD TA TS Value 6.0 V max VSS -0.3, VDD +0.3 10 mA max -40°C to + 85°C -65°C to + 150°C Absolute Maximum Ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this data sheet is not implied. Exposure of the device to the absolute maximum ratings for an extended period may degrade the device and effect its reliability. Note: Exceeding these ratings may cause permanent damage. Functional operation under these conditions is not implied. DC Characteristics Parameter Operating supply voltage Operating supply current Standby supply current (see Note 3) Power consumption Low level input voltage High level input voltage Input leakage current Pullup (source) current on OE Input impedance, signal inputs 1, 2 Steering threshold voltage Low level output voltage High level output voltage Output low (sink) current Output high (source) current Output voltage VREF Output resistance VREF Symbol VDD IDD IDDQ PO VIL VIH IIH/IIL ISO RIN VTSt VOL VOH IOL IOH VREF ROR Min 4.75 3.5 8 2.2 VDD - 0.03 1.0 0.4 2.4 Typ 3.0 15 0.1 6.5 10 2.5 0.8 10 Max 5.25 7.0 100 35 1.5 15.0 2.5 0.03 2.7 Units V mA µA mW V V µA µA mΩ V V V mA mA V kΩ Test Conditions PD=VDD f = 3.579 MHz, VDD = 5.0 V VIN = VSS or VDD (see Note 2) OE = 0 V @ 1 kHz No load No load VOUT = 0.4 V VOUT = VDD - 0.4 V No load - *Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Operating Characteristics - Gain Setting Amplifier Parameter Input leakage current Input resistance Input offset voltage Power supply rejection Common mode rejection DC open loop voltage gain Open loop unity gain bandwidth Output voltage swing Tolerable capacitive load (GS) Tolerable resistive load (GS) Common mode range Symbol IN RIN VOS PSRR CMRR AVOL fC VO CL RL VCM Min 4 50 55 60 1.2 3.5 2.5 Typ ± 100 ± 25 1.5 Max 100 50 Units nA MΩ mV dB dB dB MHz VP-P pF kΩ VP-P Test Conditions VSS < VIN < VDD 1 KHz -3.0V < VIN < 3.0V RL ≈ 100 KΩ to VSS No load *Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Notes: 1. All voltages referenced to VSS unless otherwise noted. For typical values, VDD = 5.0V, VSS = 0V, TA = 25°C. 2 www.clare.com Rev. 3 M-8870 Steering Circuit Before a decoded tone pair is registered, the receiver checks for a valid signal duration (referred to as character-recognition-condition). This check is performed by an external RC time constant driven by ESt. A logic high on ESt causes VC (see block diagram on page 1) to rise as the capacitor discharges. Provided that signal condition is maintained (ESt remains high) for the validation period (tGTF), VC reaches the threshold (VTSt) of the steering logic to register the tone pair, thus latching its corresponding 4-bit code (see DC Characteristics on page 2) into the output latch. At this point, the GT output is activated and drives VC to VDD. GT continues to drive high as long as ESt remains high. Finally, after a short delay to allow the output latch to settle, the delayed steering output flag (StD) goes high, signaling that a received tone pair has been registered. The contents of the output latch are made available on the 4-bit output bus by raising the threestate control input (OE) to a logic high. The steering circuit works in reverse to validate the interdigit pause between signals. Thus, as well as rejecting signals too short to be considered valid, the receiver will tolerate signal interruptions (dropouts) too short to be considered a valid pause. This capability, together with the ability to select the steering time constants externally, allows the designer to tailor performance to meet a wide variety of system requirements. Single-Ended Input Configuration Functional Description M-8870 operating functions (see block diagram on page 1) include a bandsplit filter that separates the high and low tones of the received pair, and a digital decoder that verifies both the frequency and duration of the received tones before passing the resulting 4-bit code to the output bus. Filter The low and high group tones are separated by applying the dual-tone signal to the inputs of two 6th order switched capacitor bandpass filters with bandwidths that correspond to the bands enclosing the low and high group tones. The filter also incorporates notches at 350 and 440 Hz, providing excellent dial tone rejection. Each filter output is followed by a single-order switched capacitor section that smooths the signals prior to limiting. Signal limiting is performed by highgain comparators provided with hysteresis to prevent detection of unwanted low-level signals and noise. The comparator outputs provide full-rail logic swings at the frequencies of the incoming tones. Decoder The M-8870 decoder uses a digital counting technique to determine the frequencies of the limited tones and to verify that they correspond to standard DTMF frequencies. A complex averaging algorithm is used to protect against tone simulation by extraneous signals (such as voice) while tolerating small frequency variations. The algorithm ensures an optimum combination of immunity to talkoff and tolerance to interfering signals (third tones) and noise. When the detector recognizes the simultaneous presence of two valid tones (known as signal condition), it raises the Early Steering flag (ESt). Any subsequent loss of signal condition will cause ESt to fall. Basic Steering Circuit Rev. 3 www.clare.com 3 M-8870 Pin Functions Pin Name 1 IN+ 2 IN3 GS 4 VREF 5 INH* 6 PD* 7 OSC1 8 OSC2 9 VSS 10 OE 11-14 Q1, Q2, Q3, Q4 15 StD 16 17 ESt St/GT Description Non-inverting input Connections to the front-end differential amplifier. Inverting input Gain select. Gives access to output of front-end amplifier for connection of feedback resistor. Reference voltage output (nominally VDD/2). May be used to bias the inputs at mid-rail. Inhibits detection of tones representing keys A, B, C, and D. Power down. Logic high powers down the device and inhibits the oscillator. Internal pulldown. Clock input 3.579545 MHz crystal connected between these pins completes the internal oscillator. Clock output Negative power supply (normally connected to 0 V). Tri-statable output enable (input). Logic high enables the outputs Q1 - Q4. Internal pullup. Tri-statable data outputs. When enabled by OE, provides the code corresponding to the last valid tone pair received (see Tone Decoding table on page 5). Delayed steering output. Presents a logic high when a received tone pair has been registered and the output latch is updated. Returns to logic low when the voltage on St/GT falls below VTSt. Early steering output. Presents a logic high immediately when the digital algorithm detects a recognizable tone pair (signal condition). Any momentary loss of signal condition will cause ESt to return to a logic low. Steering input/guard time output (bidirectional). A voltage greater than VTSt detected at St causes the device to register the detected tone pair and update the output latch. A voltage less than VTSt frees the device to accept a new tone pair. The GT output acts to reset the external steering time constant, and its state is a function of ESt and the voltage on St. (See Common Crystal Connection on page 5). Positive power supply. (Normally connected to +5V.) 18 VDD * -02 only. Connect to VSS for -01 version Guard Time Adjustment Where independent selection of signal duration and interdigit pause are not required, the simple steering circuit of Basic Steering Circuit is applicable. Component values are chosen according to the formula: tREC = tDP + tGTP tGTP @ 0.67 RC registered. On the other hand, a relatively short tREC with a long tDO would be appropriate for extremely noisy environments where fast acquisition time and immunity to dropouts would be required. Design information for guard time adjustment is shown in the Guard Time Adjustment below. Power-down and Inhibit Mode (-02 only) A logic high applied to pin 6 (PD) will place the device into standby mode to minimize power consumption. It Figure 5 Guard Time Adjustment The value of tDP is a parameter of the device and tREC is the minimum signal duration to be recognized by the receiver. A value for C of 0.1 µF is recommended for most applications, leaving R to be selected by the designer. For example, a suitable value of R for a tREC of 40 ms would be 300 kΩ. A typical circuit using this steering configuration is shown in the Single Ended Input Configuration on page 4. The timing requirements for most telecommunication applications are satisfied with this circuit. Different steering arrangements may be used to select independently the guard times for tone-present (tGTP) and tone-absent (tGTA). This may be necessary to meet system specifications that place both accept and reject limits on both tone duration and interdigit pause. Guard time adjustment also allows the designer to tailor system parameters such as talkoff and noise immunity. Increasing tREC improves talkoff performance, since it reduces the probability that tones simulated by speech will maintain signal condition long enough to be 4 www.clare.com Rev. 3 M-8870 stops the oscillator and the functioning of the filters. On the M-8870-01 models, this pin is tied to ground (logic low). Inhibit mode is enabled by a logic high input to pin 5 (INH). It inhibits the detection of 1633 Hz. The output code will remain the same as the previous detected code (see Pin functions table on page 4). On the M8870-01 models, this pin is tied to ground (logic low). Input Configuration The input arrangement of the M-8870 provides a differential input operational amplifier as well as a bias source (VREF) to bias the inputs at mid-rail. Provision is made for connection of a feedback resistor to the op-amp output (GS) for gain adjustment. Tone Decoding FLOW 697 697 697 770 770 770 852 852 852 941 941 941 697 770 852 941 ANY FHIGH 1209 1336 1477 1209 1336 1477 1209 1336 1477 1336 1209 1477 1633 1633 1633 1633 ANY Key (ref.) 1 2 3 4 5 6 7 8 9 0 S # A B C D ANY OE H H H H H H H H H H H H H H H H L Q4 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 Z Q3 0 0 0 1 1 1 1 0 0 0 0 1 1 1 1 0 Z Q2 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 Z Q1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 Z In a single-ended configuration, the input pins are connected as shown in the Single - Ended Input Configuration on page 3 with the op-amp connected for unity gain and VREF biasing the input at 1/2VDD. The Differential Input Configuration bellow permits gain adjustment with the feedback resistor R5. DTMF Clock Circuit The internal clock circuit is completed with the addition of a standard 3.579545 MHz television color burst crystal. The crystal can be connected to a single M-8870 as shown in the Single - Ended Input Configuration on page 3, or to a series of M-8870s. As illustrated in the Common Crystal Connection below, a single crystal can be used to connect a series of M-8870s by coupling the oscillator output of each M-8870 through a 30 pF capacitor to the oscillator input of the next M-8870. L = logic low, H = logic high, Z = high impedance Differential Input Configuration Common Crystal Connection Rev. 3 www.clare.com 5 M-8870 AC Characteristics Parameter Valid input signal levels (each tone of composite signal) Positive twist accept Negative twist accept Frequency deviation accept limit Frequency deviation reject limit Third tone tolerance Noise tolerance Dial tone tolerance Tone present detection time Tone absent detection time Minimum tone duration accept Maximum tone duration reject Minimum interdigit pause accept Maximum interdigit pause reject Propagation delay (St to Q) Propagation delay (St to StD) Output data setup (Q to StD) Propagation delay (OE to Q), enable Propagation delay (OE to Q), disable Crystal clock frequency Clock output (OSC2), capacitive load Symbol tDP tDA tREC tREC tID tDO tPQ tPStD tQStD tPTE tPTD fCLK CLO Min -29 27.5 ±3.5% -25 +18 5 0.5 20 20 3.5759 Typ* -16 -12 +22 8 3 6 9 4.0 50 300 3.5795 Max +1 869 10 10 ± 1.5% + 2 Hz 14 8.5 40 40 11 16 60 3.5831 30 Units dBm mVRMS dB dB Nom. Nom. dB dB dB ms ms ms ms ms ms µs µs µs ns ns MHz pF Notes 1,2,3,4,5,8 2,3,4,8 2,3,5,8,10 2,3,5 2,3,4,5,8,9,13,14 2,3,4,5,6,8,9 2,3,4,5,7,8,9 See Timing Diagram on page 7 User adjustable (see Basic Steering Circuit and Guard Time Adjustment on pages 3 and 4.) OE = VDD RL = 10 kΩ, CL = 50 pF - All voltages referenced to VSS unless otherwise noted. For typical values VDD = 5.0 V, VSS = 0 V, TA = 25°C, fCLK = 3.579545 MHz. *Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Notes: 1. dBm = decibels above or below a reference power of 1 mW into a 600Ω load. 2. Digit sequence consists of all 16 DTMF tones. 3. Tone duration = 40 ms. Tone pause = 40 ms. 4. Nominal DTMF frequencies are used, measured at GS. 5. Both tones in the composite signal have an equal amplitude. 6. Bandwidth limited (0 to 3 kHz) Gaussian noise. 7. The precise dial tone frequencies are (350 and 440 Hz) ± 2%. 8. For an error rate of better than 1 in 10,000. 9. Referenced to lowest level frequency component in DTMF signal. 10. Minimum signal acceptance level is measured with specified maximum frequency deviation. 11. Input pins defined as IN+, IN-, and OE. 12. External voltage source used to bias VREF. 13. This parameter also applies to a third tone injected onto the power supply. 14. Referenced to Single - Ended Input Configuration on page 3. Input DTMF tone level at -28 dBm. 6 www.clare.com Rev. 3 M-8870 Timing Diagram Explanation of Events (A) Tone bursts detected, tone duration invalid, outputs not updated. (B) Tone #n detected, tone duration valid, tone decoded and latched in outputs. (C) End of tone #n detected, tone absent duration valid, outputs remain latched until next valid tone. (D) Outputs switched to high impedance state. (E) Tone #n + 1 detected, tone duration valid, tone decoded and latched in outputs (currently high impedance). (F) Acceptable dropout of tone #n + 1, tone absent duration invalid, outputs remain latched. (G) End of tone #n + 1 detected, tone absent duration valid, outputs remain latched until next valid tone. Explanation of Symbols VIN ESt St/GT Q1 - Q4 StD OE tREC tREC tID tDO tDP tDA TGTP TGTA Rev. 3 DTMF composite input signal. Early steering output. Indicates detection of valid tone frequencies. Steering input/guard time output. Drives external RC timing circuit. 4-bit decoded tone output. Delayed steering output. Indicates that valid frequencies have been present/ absent for the required guardtime, thus constituting a valid signal. Output enable (input). A low level shifts Q1 - Q4 to its high impedance state. Maximum DTMF signal duration not detected as valid. Minimum DTMF signal duration required for valid recognition. Minimum time between valid DTMF signals. Maximum allowable dropout during valid DTMF signal. Time to detect the presence of valid DTMF signals. Time to detect the absence of valid DTMF signals. Guard time, tone present. Guard time, tone absent. www.clare.com 7 M-8870 Figure 9 Mechanical Dimensions Tolerances for 18 - pin Dip Inches Metric (mm) Min Max Min Max .210 5.33 .015 .38 .014 .022 .36 .56 .045 .070 1.1 1.7 .008 .014 .20 .36 .880 .920 23.35 23.37 .300 .325 7.62 8.26 .240 .280 6.10 7.11 .100 BSC 2.54 BSC 0° 15° 0° 15° .115 .150 2.92 3.81 A A1 b b2 C D E E1 e ec L A A1 b D E e H L Tolerances for 18 - pin Dip Inches Metric (mm) Min Max Min Max .0926 .1043 2.35 2.65 .0040 .0118 .10 .30 .013 .020 .33 .51 .4469 .4625 11.35 11.75 .2914 .2992 7.4 7.6 .050 BSC 1.27 BSC .394 .419 10.00 10.65 .016 .050 .40 1.27 Dimensions mm (inches) 8 www.clare.com Rev. 3 Worldwide Sales Offices CLARE LOCATIONS Clare Headquarters 78 Cherry Hill Drive Beverly, MA 01915 Tel: 1-978-524-6700 Fax: 1-978-524-4900 Toll Free: 1-800-27-CLARE Clare Switch Division 4315 N. Earth City Expressway Earth City, MO 63045 Tel: 1-314-770-1832 Fax: 1-314-770-1812 Clare Micronix Division 145 Columbia Aliso Viejo, CA 92656-1490 Tel: 1-949-831-4622 Fax: 1-949-831-4628 EUROPE European Headquarters CP Clare nv Bampslaan 17 B-3500 Hasselt (Belgium) Tel: 32-11-300868 Fax: 32-11-300890 France Clare France Sales Lead Rep 99 route de Versailles 91160 Champlan France Tel: 33 1 69 79 93 50 Fax: 33 1 69 79 93 59 Germany Clare Germany Sales ActiveComp Electronic GmbH Mitterstrasse 12 85077 Manching Germany Tel: 49 8459 3214 10 Fax: 49 8459 3214 29 Italy C.L.A.R.E.s.a.s. Via C. Colombo 10/A I-20066 Melzo (Milano) Tel: 39-02-95737160 Fax: 39-02-95738829 Sweden Clare Sales Comptronic AB Box 167 S-16329 Spånga Tel: 46-862-10370 Fax: 46-862-10371 United Kingdom Clare UK Sales Marco Polo House Cook Way Bindon Road Taunton UK-Somerset TA2 6BG Tel: 44-1-823 352541 Fax: 44-1-823 352797 ASIA/PACIFIC Asian Headquarters Clare Room N1016, Chia-Hsin, Bldg II, 10F, No. 96, Sec. 2 Chung Shan North Road Taipei, Taiwan R.O.C. Tel: 886-2-2523-6368 Fax: 886-2-2523-6369 SALES OFFICES AMERICAS Americas Headquarters Clare 78 Cherry Hill Drive Beverly, MA 01915 Tel: 1-978-524-6700 Fax: 1-978-524-4900 Toll Free: 1-800-27-CLARE Eastern Region Clare 603 Apache Court Mahwah, NJ 07430 Tel: 1-201-236-0101 Fax: 1-201-236-8685 Toll Free: 1-800-27-CLARE Central Region Clare Canada Ltd. 3425 Harvester Road, Suite 202 Burlington, Ontario L7N 3N1 Tel: 1-905-333-9066 Fax: 1-905-333-1824 Western Region Clare 1852 West 11th Street, #348 Tracy, CA 95376 Tel: 1-209-832-4367 Fax: 1-209-832-4732 Toll Free: 1-800-27-CLARE Canada Clare Canada Ltd. 3425 Harvester Road, Suite 202 Burlington, Ontario L7N 3N1 Tel: 1-905-333-9066 Fax: 1-905-333-1824 http://www.clare.com Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses nor indemnity are expressed or implied. Except as set forth in Clare’s Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare’s product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice. Specification: DS-M-8870-R3 ©Copyright 2001, Clare, Inc. All rights reserved. Printed in USA. 7/25/01
M-8870-01 价格&库存

很抱歉,暂时无法提供与“M-8870-01”相匹配的价格&库存,您可以联系我们找货

免费人工找货