0
登录后你可以
  • 下载海量资料
  • 学习在线课程
  • 观看技术视频
  • 写文章/发帖/加入社区
创作中心
发布
  • 发文章

  • 发资料

  • 发帖

  • 提问

  • 发视频

创作活动
74HC148

74HC148

  • 厂商:

    FAIRCHILD(仙童半导体)

  • 封装:

  • 描述:

    74HC148 - 8-3 Line Priority Encoder - Fairchild Semiconductor

  • 数据手册
  • 价格&库存
74HC148 数据手册
MM74HC148 8-3 Line Priority Encoder October 1987 Revised February 1999 MM74HC148 8-3 Line Priority Encoder General Description The MM74HC148 priority encoder utilizes advanced silicon-gate CMOS technology. It has the high noise immunity and low power consumption typical of CMOS circuits, as well as the speeds and output drive similar to LB-TTL. This priority encoder accepts 8 input request lines 0–7 and outputs 3 lines A0–A2. The priority encoding ensures that only the highest order data line is encoded. Cascading circuitry (enable input EI and enable output EO) has been provided to allow octal expansion without the need for external circuitry. All data inputs and outputs are active at the low logic level. All inputs are protected from damage due to static discharge by internal diode clamps to VCC and ground. Features s Typical propagation delay: 13 ns s Wide supply voltage range: 2V–6V Ordering Code: Order Number MM74HC148M MM74HC148MTC MM74HC148N Package Number M16A MTC16 N16E Package Description 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram Pin Assignments for DIP, SOIC and TSSOP Truth Table Inputs HXXXXXXXXH LHHHHHHHH H LXXXXXXXL LXXXXXXLH LXXXXXLHH LXXXXLHHH L L L L Outputs H H L L H H L L H H H H L H L H L H L H H H L L L L L L L L H L H H H H H H H H EI 0 1 2 3 4 5 6 7 A2 A1 A0 GS EO LXXXLHHHH H LXXLHHHHH H LXLHHHHHH H L LHHHHHHH H H = HIGH L = LOW X = Irrelevant © 1999 Fairchild Semiconductor Corporation DS009390.prf www.fairchildsemi.com MM74HC148 Schematic Diagram www.fairchildsemi.com 2 MM74HC148 Logic Diagram 3 www.fairchildsemi.com MM74HC148 Absolute Maximum Ratings(Note 1) (Note 2) Supply Voltage (VCC ) DC Input Voltage (VIN) DC Output Voltage (VOUT) Clamp Diode Current (IIK, IOK) DC Output Current, per pin (IOUT) DC VCC or GND Current, per pin (ICC) Storage Temperature Range (TSTG) Power Dissipation (PD) (Note 3) S.O. Package only Lead Temperature (TL) (Soldering 10 seconds) 260°C 600 mW 500 mW −0.5 to +7.0V −1.5 to VCC +1.5V −0.5 to VCC +0.5V ±20 mA ±25 mA ±50 mA −65°C to +150°C Recommended Operation Conditions Min Supply Voltage (VCC) DC Input or Output Voltage (VIN, VOUT) Operating Temperature Range (TA) Input Rise or Fall Times (tr, tf) VCC = 2.0V VCC = 4.5V VCC = 6.0V 1000 500 400 ns ns ns 0 −40 VCC +85 V °C 2 Max 6 Units V Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur. Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating—plastic “N” package: −12 mW/°C from 65°C to 85°C. DC Electrical Characteristics Symbol VIH Parameter Minimum HIGH Level Input Voltage VIL Maximum LOW Level Input Voltage VOH Minimum HIGH Level Output Voltage VIN = V IH or VIL |IOUT| ≤ 20 µA Conditions (Note 4) VCC 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0 4.5 6.0 4.7 5.2 0 0 0 0.2 0.2 TA = 25°C Typ 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 3.96 5.48 0.1 0.1 0.1 0.26 0.26 ±0.1 8.0 TA = −40 to 85°C TA = −55 to 125°C Guaranteed Limits 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 3.84 5.34 0.1 0.1 0.1 0.33 0.33 ±1.0 80 1.5 3.15 4.2 0.5 1.35 1.8 1.9 4.4 5.9 3.7 5.2 0.1 0.1 0.1 0.4 0.4 ±1.0 160 Units V V V V V V V V V V V V V V V V µA µA VIN = V IH or VIL |IOUT| ≤ 4.0 mA |IOUT| ≤ 5.2 mA VOL Maximum LOW Level Output Voltage VIN = V IH or VIL |IOUT| ≤ 20 µA 2.0V 4.5V 6.0V VIN = V IH or VIL |IOUT| ≤ 4.0 mA |IOUT| ≤ 5.2 mA IIN ICC Maximum Input Current Maximum Quiescent Supply Current VIN = V CC or GND IOUT = 0 µA 6.0V VIN = V CC or GND 4.5V 6.0V 6.0V 4.5V 6.0V Note 4: For a power supply of 5V ±10% the worst case output voltages (VOH, and VOL) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case VIH and VIL occur at VCC = 5.5V and 4.5V respectively. (The VIH value at 5.5V is 3.85V.) The worst case leakage current (IIN, ICC, and IOZ) occur for CMOS at the higher voltage and so the 6.0V values should be used. www.fairchildsemi.com 4 MM74HC148 AC Electrical Characteristics Symbol tPHL, tPLH Parameter Maximum Propagation Delay, Any Input to Any Output Conditions Typ 14 Guaranteed Limits Units ns AC Electrical Characteristics VCC = 2.0V to 6.0V, CL = 50 pF, tr = tf = 6 ns (unless otherwise specified) Symbol Parameter Conditions VCC 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 2.0V 4.5V 6.0V 52 5 10 10 10 7 12 12 17 17 15 14 TA = 25°C Typ 140 28 24 140 28 24 160 32 27 160 32 27 100 20 17 100 20 17 75 15 13 TA = −40°C to +85°C TA = −55°C to +125°C Guaranteed Limits 175 35 30 175 35 30 200 40 34 200 40 34 125 25 21 125 25 21 95 19 16 210 42 36 210 42 36 240 48 41 240 48 41 150 30 26 150 30 26 110 22 19 Units ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns pF pF tPHL, tPLH Inputs 0–7 to Outputs A0, A1, A2 tPHL, tPLH Inputs 0–7 to Output EO tPHL, tPLH Inputs 0–7 to Output GS tPHL, tPLH Input EI to Outputs A0, A1, A2 tPHL, tPLH Input EI to Output GS tPHL, tPLH Input EI to Output EO tf, tr Maximum Output Rise and Fall Time Cpd Cin Power Dissipation Capacitance (Note 5) Maximum Input Capacitance Note 5: Cpd determines the no load dynamic power consumption, and the no load dynamic current consumption. 5 www.fairchildsemi.com MM74HC148 Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow Package Number M16A www.fairchildsemi.com 6 MM74HC148 Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 7 www.fairchildsemi.com MM74HC148 8-3 Line Priority Encoder Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide Package Number N16E LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 2. A critical component in any component of a life support 1. Life support devices or systems are devices or systems device or system whose failure to perform can be reawhich, (a) are intended for surgical implant into the sonably expected to cause the failure of the life support body, or (b) support or sustain life, and (c) whose failure device or system, or to affect its safety or effectiveness. to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the www.fairchildsemi.com user. Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.
74HC148 价格&库存

很抱歉,暂时无法提供与“74HC148”相匹配的价格&库存,您可以联系我们找货

免费人工找货
SN74HC148N

库存:4

SN74HC148DR
  •  国内价格
  • 1+0.7536
  • 10+0.68919
  • 30+0.67631

库存:135

AIP74HC148SA.TR
  •  国内价格
  • 5+0.6888
  • 20+0.6273
  • 100+0.5658
  • 500+0.5043
  • 1000+0.4756
  • 2000+0.4551

库存:0